

## 37V/1.2A Step-Down Regulator in 3mm × 3mm DFN

#### **FEATURES**

- Wide Input Range:

   Operation from 3.6V to 37V

   Overvoltage Lockout Protects Circuit Through 55V Transients
- Low Minimum On-Time: Converts 16V<sub>IN</sub> to 3.3V<sub>OUT</sub> at 2MHz
- 1.2A Output Current
- Adjustable Frequency: 300kHz to 2.5MHz, With ±5% Accuracy
- Constant Switching Frequency at Light Loads
- Tracking & Soft Start
- Precision UVLO
- Short-Circuit Robust
- I<sub>O</sub> in Shutdown <1µA</p>
- Internally Compensated
- 10-Lead 3mm × 3mm DFN Package

#### **APPLICATIONS**

- Automotive Systems
- Battery-Powered Equipment
- Wall Transformer Regulation
- Distributed Supply Regulation

#### DESCRIPTION

The LT®3686 is a current mode PWM step-down DC/DC converter with an internal 1.2A power switch, packaged in 10-lead 3mm × 3mm DFN. The wide input range of 3.6V to 37V makes the LT3686 suitable for regulating power from a wide variety of sources, including 24V industrial supplies and automotive batteries. Its high maximum frequency allows the use of tiny inductors and capacitors, resulting in a very small solution. Operating frequency above the AM band avoids interfering with radio reception, making the LT3686 particularly suitable for automotive applications.

Cycle-by-cycle current limit and DA current sense provide protection against fault conditions. Soft-start and frequency foldback eliminate input current surge during start-up. An optional internal regulated active load at the output via the BD pin keeps the LT3686 at full switching frequency at light loads, resulting in low, predictable output ripple above the audio and AM bands. Internal compensation and an internal boost diode reduce external component count.

∠T, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

#### TYPICAL APPLICATION

#### 3.3V Step-Down Converter



#### 12V<sub>IN</sub> Efficiency (2.1MHz)



3686f



### **ABSOLUTE MAXIMUM RATINGS**

| (Note 1)                         |     |
|----------------------------------|-----|
| Input Voltage (V <sub>IN</sub> ) | 55V |
| BOOST Voltage                    | 55V |
| BOOST Pin Above SW Pin           | 25V |
| FB Voltage                       | 6V  |
| EN/UVLO Voltage                  | 55V |
| BD Voltage                       | 25V |
|                                  |     |

| RT Voltage6V                                  |
|-----------------------------------------------|
| SS Voltage2.5V                                |
| MODE Voltage6V                                |
| Operating Junction Temperature Range (Note 2) |
| LT3686E40°C to 125°C                          |
| LT3686I40°C to 125°C                          |
| Storage Temperature Range65°C to 150°C        |

### PIN CONFIGURATION



### ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL   | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
|------------------|-----------------|---------------|---------------------|-------------------|
| LT3686EDD#PBF    | LT3686EDD#TRPBF | LDYC          | 10-Lead Plastic DFN | -40°C to 125°C    |
| LT3686IDD#PBF    | LT3686IDD#TRPBF | LDYC          | 10-Lead Plastic DFN | -40°C to 125°C    |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

\*For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{IN} = 10V$ , $V_{EN/UVLO} \ge 1.32V$ .

| PARAMETER                            | CONDITIONS                                                                                                 |   | MIN            | TYP               | MAX            | UNITS                    |
|--------------------------------------|------------------------------------------------------------------------------------------------------------|---|----------------|-------------------|----------------|--------------------------|
| Quiescent Current at Shutdown        | V <sub>EN/UVLO</sub> < 0.4V                                                                                |   |                | 0.1<br>10         | 1<br>15        | μA                       |
| Quiescent Current                    | $V_{EN/UVLO} = 1V$ Not Switching, MODE $\leq 0.4V$                                                         |   |                | 1.1               | 1.3            | μA<br>mA                 |
| Quiescent Current                    | Not Switching, MODE ≥ 0.4V<br>Not Switching, MODE ≥ 0.8V                                                   |   |                | 1.1               | 1.4            | mA                       |
| Internal Undervoltage Lockout        |                                                                                                            |   |                | 3.4               | 3.6            | V                        |
| Overvoltage Lockout                  |                                                                                                            | • | 37             | 38                | 39             | V                        |
| Feedback Voltage                     |                                                                                                            | • | 0.782<br>0.787 | 0.8<br>0.8        | 0.808<br>0.812 | V                        |
| Reference Voltage Line Regulation    | V <sub>IN</sub> = 3.6V ↔ 37V                                                                               |   |                | 0.0012            |                | %/V                      |
| FB Pin Bias Current                  |                                                                                                            |   |                | 20                | 100            | nA                       |
| Switching Frequency                  | $\begin{split} I_{DA} &< 1.2A \\ R_T &= 15.4k\Omega \\ R_T &= 100k\Omega \\ R_T &= 267k\Omega \end{split}$ |   | 0.3<br>1.9     | 2.1<br>670<br>300 | 2.5<br>2.3     | MHz<br>MHz<br>kHz<br>kHz |
| Minimum On Time                      |                                                                                                            |   |                | 100               | 110            | ns                       |
| Minimum Off Time                     |                                                                                                            |   |                | 150               | 200            | ns                       |
| Switch V <sub>CESAT</sub>            | I <sub>SW</sub> = 1.2A                                                                                     |   |                | 680               |                | mV                       |
| Switch Current Limit                 | (Note 3)                                                                                                   | • | 1.9<br>1.85    | 2.3<br>2.3        | 2.6<br>2.65    | A<br>A                   |
| Switch Active Current                | SW = 10V (Note 4)<br>SW = 0V (Note 5)                                                                      |   |                | 400<br>20         | 600<br>30      | μA<br>μA                 |
| BOOST Pin Current                    | I <sub>SW</sub> = 1.2A                                                                                     |   |                | 20                |                | mA                       |
| Minimum Boost Voltage Above Switch   | I <sub>SW</sub> = 1.2A                                                                                     |   |                | 2.2               | 2.4            | V                        |
| Max BD Pin Active Load Current       |                                                                                                            |   | 30             | 40                |                | mA                       |
| BD Pin Active Load Disable Threshold |                                                                                                            | • | 5.2            | 6.5               |                | V                        |
| DA Pin Current to Stop OSC           |                                                                                                            | • | 1.2            | 1.7               |                | А                        |
| MODE High                            |                                                                                                            | • | 0.8            |                   |                | V                        |
| MODE Low                             |                                                                                                            | • |                |                   | 0.4            | V                        |
| MODE Pin Bias Current                |                                                                                                            |   |                |                   | 0.1            | μA                       |
| SS Threshold                         |                                                                                                            |   |                | 0.9               |                | V                        |
| SS Source Current                    | V <sub>SS</sub> = 1V                                                                                       |   | 1.3            | 2                 | 2.7            | μA                       |
| EN/UVLO Bias Current                 | $V_{EN/UVLO} = 10V$<br>$V_{EN/UVLO} = 0V$                                                                  |   |                |                   | 40<br>1        | μΑ<br>μΑ                 |
| EN/UVLO Threshold                    |                                                                                                            | • | 1.22           | 1.27              | 1.32           | V                        |
| EN/UVLO Hysteresis                   |                                                                                                            |   | 1.8            | 2.4               | 3              | μA                       |
| Boost Diode Forward Drop             | I <sub>BD</sub> to I <sub>BOOST</sub> = 200mA                                                              |   |                | 0.85              |                | V                        |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LT3686E is guaranteed to meet performance specifications from 0°C to 125°C junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LT3686I is guaranteed over the full –40°C to 125°C operating junction temperature range.

**Note 3:** Current limit guaranteed by design and/or correlation to static test. Slope compensation reduces current limit at higher duty cycle.

Note 4: Current flows into pin.

Note 5: Current flows out of pin.

**Note 6:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed the maximum operating junction temperature when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.



### TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ unless otherwise noted.

















3686f



### TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C unless otherwise noted.



















### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25$ °C unless otherwise noted.



10

I<sub>LOAD</sub> (mA)







1000

100



$$\begin{split} &V_{IN}=10V\\ &V_{OUT}=3.3V\\ &L=6.8\mu H\\ &f=2MHz\\ &C_{OUT}=22\mu F\\ &I_{LOAD}=25mA \end{split}$$

#### Fixed Frequency No Load Waveform



 $\begin{array}{l} V_{IN}=10V \\ V_{OUT}=3.3V \\ L=6.8\mu H \\ f=2MHz \\ C_{OUT}=22\mu F \\ I_{LOAD}=0mA \end{array}$ 

#### PIN FUNCTIONS

 $V_{IN}$  (Pin 1): The  $V_{IN}$  pin supplies current to the LT3686's internal regulator and to the internal power switch. This pin must be locally bypassed.

**BD** (Pin 2): The BD pin is used to provide current to the internal Boost Schottky diode. Tie this pin to output whenever possible. When the MODE pin is greater than 0.8V, the LT3686 will prevent pulse-skipping at light loads by regulating an active load on the BD pin; see the Applications Information section Fixed Frequency at Light Load.

**FB** (**Pin 3**): The LT3686 regulates its feedback pin to 0.8V. Connect the feedback resistor divider tap to this pin. Set the output voltage according to  $V_{OUT} = 0.8(1+R1/R2)$ . A good value for R2 is 10k.

**SS** (**Pin 4**): Provides Soft-Start and Tracking. An internal 2µA current source tied to a 2.5V reference supplies current to this pin to charge an external capacitor to create a voltage ramp at the pin. Feedback voltage and switching frequency both track SS voltage. Feedback voltage stops tracking at 0.8V. SS is reset under all fault conditions. Float the pin if soft-start feature is not being used.

**RT (Pin 5):** The RT pin is used to program the oscillator frequency. Select the value of  $R_T$  resistor according to table 1 in the applications section of the datasheet.

**EN/UVLO** (**Pin 6**): The EN/UVLO pin is used to start up the LT3686. Pull the pin below 0.4V to shutdown the LT3686. The 1.27V threshold can function as an accurate undervoltage lockout (UVLO), preventing the regulator from operating until the input voltage has reached the programmed level. Do not drive the EN/UVLO pin above  $V_{IN}$ .

**MODE (Pin 7):** The MODE pin acts as mode select for the BD active load; when it is tied high, the LT3686 will prevent pulse skipping at light loads by regulating an active load on the BD pin. To disable the active load, tie MODE to GND.

**BOOST (Pin 8):** The BOOST pin is used to provide a drive voltage, higher than the input voltage, to the internal bipolar NPN power switch.

**DA (Pin 9):** Connect catch diode (D1) anode to this pin.

**SW (Pin 10):** The SW pin is the output of the internal power switch. Connect this pin to the inductor, catch diode and boost capacitor.

**GND** (Exposed Pad Pin 11): The exposed pad GND pin is the only ground connection for the device. The exposed pad should be soldered to a large copper area to reduce thermal resistance.



### **BLOCK DIAGRAM**



#### **OPERATION**

The LT3686 is a current mode step-down regulator. The EN/UVLO pin is used to place the LT3686 in shutdown. The 1.27V threshold on the EN/UVLO pin can be programmed by an external resistor divider (R4, R5) to disable the LT3686. When the EN/UVLO pin is driven above 1.27V, an internal regulator provides power to the control circuitry. This regulator includes both overvoltage and undervoltage lockout to prevent switching when  $V_{IN}$  is more than 37V or less than 3.6V.

Tracking soft-start is implemented by providing constant current via the SS pin to an external soft-start capacitor (C4) to generate a voltage ramp. FB voltage is regulated to the voltage at the SS pin until it exceeds 0.8V; FB is then regulated to the reference 0.8V. Soft-start also reduces the oscillator frequency to avoid hitting current limit during start-up. The SS capacitor is reset during fault events such as overvoltage, undervoltage, thermal shutdown and startup.

An oscillator is programmed by resistor  $R_T$ . The oscillator sets an RS flip-flop, turning on the internal 1.2A power switch Q1. An amplifier and comparator monitor the current flowing between the  $V_{IN}$  and SW pins, turning the switch off when this current reaches a level determined by the voltage at  $V_C$ . An error amplifier measures the output voltage through an external resistor divider tied to the FB pin and servos the  $V_C$  node. If the error amplifier's output increases, more current is delivered to the output; if it

decreases, less current is delivered. An active clamp (not shown) on the  $V_{\rm C}$  node provides current limit.

The switch driver operates from either  $V_{IN}$  or from the BOOST pin. An external capacitor and the internal boost diode are used to generate a voltage at the BOOST pin that is higher than the input supply. This allows the driver to fully saturate the internal bipolar NPN power switch for efficient operation.

A comparator monitors the current flowing through the catch diode via the DA pin and reduces the LT3686's operating frequency when the DA pin current exceeds the 1.7A valley current limit. This helps to control the output current in fault conditions such as shorted output with high input voltage. The DA comparator works in conjunction with the switch peak current limit comparator to determine the maximum deliverable current of the LT3686.

The active load is enabled when MODE is tied above 0.8V and disabled when the MODE pin is below 0.4V. To use the active load, the BD pin should be tied to  $V_{OUT}$ . The LT3686 will prevent pulse skipping at light loads by regulating the active load. The active load will assist startup by guaranteeing a minimum load to charge the boost capacitor. It also hastens the recharge of boost capacitor when operating beyond maximum duty cycle.

The active load works only when the BD pin is less than 5.2V.



#### **FB Resistor Network**

The output voltage is programmed with a resistor divider between the output and the FB pin. Choose the 1% resistors according to:

$$R1 = R2 \left( \frac{V_{OUT}}{0.8V} - 1 \right)$$

R2 should be 20k or less to avoid bias current errors. Reference designators refer to the Block Diagram.

#### **Programmable Undervoltage Lockout**

The EN/UVLO pin can be programmed by an external resistor divider between  $V_{\text{IN}}$  and the EN/UVLO pin. Choose the resistors according to:

$$R4 = R5 \left( \frac{V_{IN}}{1.27V} - 1 \right)$$

R4 also sets the hysteresis voltage for the programmable UVLO:

Once  $V_{IN}$  drops below the programmed voltage, the LT3686 will enter a low quiescent current state (Iq  $\approx$  15uA). To shutdown the LT3686 completely (Iq < 2 $\mu$ A), reduce EN/UVLO pin voltage to below 0.4V.



Figure 1.  $I_Q$  vs  $V_{EN/UVLO}$  ( $V_{IN} = 10V$ )



Figure 2. EN/UVLO Pin Current

#### **Input Voltage Range**

The input voltage range for the LT3686 applications depends on the output voltage and on the absolute maximum ratings of the  $V_{IN}$  and BOOST pins. The minimum input voltage is determined by either the LT3686's minimum operating voltage of 3.6V, or by its maximum duty cycle.

The duty cycle is the fraction of time that the internal switch is on and is determined by the input and output voltages:

$$DC = \frac{V_{OUT} + V_{D}}{V_{IN} - V_{SW} + V_{D}}$$

Where  $V_D$  is the forward voltage drop of the catch diode (~0.4V) and  $V_{SW}$  is the voltage drop of the internal switch (~0.67V at maximum load). This leads to a minimum input voltage of:

$$V_{IN(MIN)} = \frac{V_{OUT} + V_D}{DC_{MAX}} - V_D + V_{SW}$$

DC<sub>MAX</sub> can be adjusted with frequency.

The boost capacitor is charged with the energy stored in the inductor, the circuit will rely on some minimum load current to sustain the charge across the boost capacitor.

TECHNOLOGY TECHNOLOGY

The maximum input voltage is determined by the absolute maximum ratings of the  $V_{IN}$  and BOOST pins. For fixed frequency operation, the maximum input voltage is determined by the minimum duty cycle  $DC_{MIN}$ :

$$V_{IN(MAX)} = \frac{V_{OUT} + V_{D}}{DC_{MIN}} - V_{D} + V_{SW}$$

 $DC_{MIN}$  can be adjusted with frequency. Note that this is a restriction on the operating input voltage for fixed frequency operation; the circuit will tolerate transient inputs up to the absolute maximum ratings of the  $V_{IN}$  and BOOST pins.

#### Minimum On Time

As the input voltage is increased, the LT3686 is required to switch for shorter periods of time. Delays associated with turning off the power switch dictate the minimum on time of the part. The minimum on time for the LT3686 is 100ns (Figure 3).



Figure 3. Continuous Mode Operation Near Minimum On Time

When the required on time decreases below the typical minimum on time of 100ns, instead of the switch pulse width becoming narrower to accommodate the lower duty cycle requirement, the switch pulse width remains fixed at 100ns. The inductor current ramps up to a value exceeding the load current and the output ripple increases. The part then remains off until the output voltage dips below the programmed value before it begins switching again (Figure 4).

Provided that the load can tolerate the increased output voltage ripple and that the components have been properly selected, operation while pulse skipping is safe and will not damage the part. As the input voltage increases, the inductor current ramps up quicker, the number of skipped pulses increases, and the output voltage ripple increases.

Inductor current may reach current limit when operating in pulse skip mode with small valued inductors. In this case, the LT3686 will periodically reduce its frequency to



Figure 4. Pulse Skip Occurs When Required On Time Is Below 100ns

keep the inductor valley current to 1.7A (Figure 5). Peak inductor current is therefore peak current plus minimum switch delay:

$$1.7A + (V_{IN} - V_{OUT})/L \cdot 100 ns$$



Figure 5. Pulse Skip with Large Load Current Will Be Limited by the DA Valley Current Limit. Notice the Flat Inductor Valley Current and Reduced Switching Frequency

The part is robust enough to survive prolonged operation under these conditions as long as the peak inductor current does not exceed 2A. Inductor current saturation and junction temperature may further limit performance during this operating regime.

#### **Frequency Selection**

The maximum frequency that the LT3686 can be programmed to is 2.5MHz. The minimum frequency that the LT3686 can be programmed to is 300kHz. The switching frequency is programmed by tying a 1% resistor from the RT pin to ground. Table 1 can be used to select the value of R<sub>T</sub>. Minimum on-time and edge loss must be taken into consideration when selecting the intended frequency of operation. Higher switching frequency increases power dissipation and lowers efficiency. Finite transistor bandwidth limits the speed at which the power switch can be turned on and off, effectively setting the minimum on-time of the LT3686. For a given output voltage, the minimum on-time determines the maximum input voltage to remain in continuous mode operation outlined in the Minimum On Time section of the datasheet. Finite transition time results in a small amount of power dissipation each time the power switch turns on and off (edge loss). Edge loss increases with frequency, switch current, and input voltage.

Table 1. R<sub>T</sub> vs Frequency

| Frequency (MHz) | $R_T(k\Omega)$ |
|-----------------|----------------|
| 2.5             | 9.51           |
| 2.3             | 12.38          |
| 2.1             | 15.8           |
| 1.9             | 20             |
| 1.7             | 25.32          |
| 1.5             | 31.95          |
| 1.3             | 40.85          |
| 1.1             | 52.7           |
| 0.9             | 69.9           |
| 0.7             | 98.6           |
| 0.5             | 151.6          |
| 0.3             | 280.8          |



Figure 6a. Switching Frequency vs R<sub>T</sub>



Figure 6b. Suggested Inductance vs Frequency

LINEAD

3686f

The MODE pin serves as mode select for the BD active load circuit. The active load is enabled when MODE is tied high and disabled when MODE is tied low. See Fixed Frequency at Light Load section.

#### **Inductor Selection and Maximum Output Current**

A good first choice for the inductor value is:

$$L = \frac{4(V_{OUT} + V_D)}{f}$$

where  $V_D$  is the voltage drop of the catch diode (~0.4V), L is in  $\mu$ H, frequency is in MHz. With this value there will be no subharmonic oscillation. The inductor's RMS current rating must be greater than the maximum load current and its saturation current should be about 30% higher. For robust operation during fault conditions, the saturation current should be above 2A. To keep efficiency high, the series resistance (DCR) should be less than 0.1 $\Omega$ . Table 2 lists several vendors and types that are suitable.

There are several graphs in the Typical Performance Characteristics section of this data sheet that show the maximum load current as a function of input voltage and inductor value for several popular output voltages. Low inductance may result in discontinuous mode operation, which is okay, but further reduces maximum load current. For details of the maximum output current and discontinuous mode operation, see Linear Technology Application Note 44.

#### **Catch Diode**

A low capacitance 1-2A Schottky diode is recommended for the catch diode, D1. The diode must have a reverse voltage rating equal to or greater than the maximum input voltage. The MBRM140 is a good choice; it is rated for 1A continuous forward current and a maximum reverse voltage of 40V.

#### **Input Capacitor**

Bypass the input of the LT3686 circuit with a 2.2µF or higher value ceramic capacitor of X7R or X5R type. Y5V types have poor performance over temperature and applied voltage and should not be used. A 2.2µF ceramic is adequate to bypass the LT3686 and will easily handle the ripple current. However, if the input power source has high impedance, or there is significant inductance due to long wires or cables, additional bulk capacitance may be necessary. This can be provided with a low performance electrolytic capacitor. Step-down regulators draw current from the input supply in pulses with very fast rise and fall times. The input capacitor is required to reduce the resulting voltage ripple at the LT3686 and to force this very high frequency switching current into a tight local loop, minimizing EMI. A 2.2µF capacitor is capable of this task, but only if it is placed close to the LT3686 and the catch diode (see the PCB Layout section). A second precaution regarding the ceramic input capacitor concerns the maximum input voltage rating of the LT3686. A ceramic input capacitor combined with trace or cable inductance forms

Table 2.

| VENDOR           | URL               | PART SERIES                        | INDUCTANCE RATE(µH)                  | SIZE (mm)                           |
|------------------|-------------------|------------------------------------|--------------------------------------|-------------------------------------|
| Sumida           | www.sumida.com    | CDRH4D28<br>CDRH5D28<br>CDRH8D28   | 1.2 to 4.7<br>2.5 to 10<br>2.5 to 33 | 4.5 x 4.5<br>5.5 x 5.5<br>8.3 x 8.3 |
| Toko             | www.toko.com      | A916CY<br>D585LC                   | 2 to 12<br>1.1 to 39                 | 6.3 x 6.2<br>8.1 x 8                |
| Würth Elektronik | www.we-online.com | WE-TPC(M)<br>WE-PD2(M)<br>WE-PD(S) | 1 to 10<br>2.2 to 22<br>1 to 27      | 4.8 x 4.8<br>5.2 x 5.8<br>7.3 x 7.3 |



a high quality (underdamped) tank circuit. If the LT3686 circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the LT3686's voltage rating. This situation is easily avoided; see the Hot Plugging Safely section.

#### **Output Capacitor**

The output capacitor has two essential functions. Along with the inductor, it filters the square wave generated by the LT3686 to produce the DC output. In this role it determines the output ripple so low impedance at the switching frequency is important. The second function is to store energy in order to satisfy transient loads and stabilize the LT3686's control loop. Ceramic capacitors have very low equivalent series resistance (ESR) and provide the best ripple performance. A good value is:

$$C_{OUT} = \frac{145}{V_{OUT} \cdot f}$$

where  $C_{OUT}$  is in  $\mu F$  and frequency is in MHz. Use an X5R or X7R type and keep in mind that a ceramic capacitor biased with  $V_{OUT}$  will have less than its nominal capacitance. This choice will provide low output ripple and good transient

response. Transient performance can be improved with a high value capacitor, but a phase lead capacitor across the feedback resistor, R1, may be required to get the full benefit (see the Compensation section).

For small size, the output capacitor can be chosen according to:

$$C_{OUT} = \frac{83}{V_{OUT} \bullet f}$$

where  $C_{OUT}$  is in  $\mu F$  and frequency is in MHz. However, using an output capacitor this small results in an increased loop crossover frequency and increased sensitivity to noise, requiring careful PCB design.

High performance electrolytic capacitors can be used for the output capacitor. Low ESR is important, so choose one that is intended for use in switching regulators. The ESR should be specified by the supplier and should be  $0.1\Omega$  or less. Such a capacitor will be larger than a ceramic capacitor and will have a larger capacitance, because the capacitor must be large to achieve low ESR. Table 3 lists several capacitor vendors.

Table 3.

| VENDOR      | PHONE          | URL                 | PART SERIES                    | COMMENTS   |
|-------------|----------------|---------------------|--------------------------------|------------|
| Panasonic   | (714) 373-7366 | www.panasonic.com   | Ceramic<br>Polymer<br>Tantalum | EEF Series |
| Kemet       | (864) 963-6300 | www.kemet.com       | Ceramic<br>Tantalum            | T494, T495 |
| Sanyo       | (408) 794-9714 | www.sanyovideo.com  | Ceramic<br>Polymer<br>Tantalum | POSCAP     |
| Murata      | (404) 436-1300 | www.murata.com      | Ceramic                        |            |
| AVX         |                | www.avxcorp.com     | Ceramic<br>Tantalum            | TPS Series |
| Taiyo Yuden | (864) 963-6300 | www.taiyo-yuden.com | Ceramic                        |            |

Figure 7 shows the transient response of the LT3686 with several output capacitor choices. The output is 3.3V. The load current is stepped from 0.25A to 1A and back to 0.25A, and the oscilloscope traces show the output voltage. The upper photo shows the recommended value. The second photo shows the improved response (less voltage drop) resulting from a larger output capacitor and a phase lead capacitor. The last photo shows the response to a high performance electrolytic capacitor. Transient performance is improved due to the large output capacitance.

#### **BOOST and BD Pin Considerations**

Capacitor C3 and the internal boost diode are used to generate a boost voltage that is higher than the input voltage. In most cases a  $0.22\mu F$  capacitor will work well. Figure 8 shows two ways to arrange the boost circuit. The BOOST pin must be at least 2.2V above the SW pin for best efficiency. For outputs of 3V and above, the standard circuit (Figure 8a) is best. For outputs less than 3V and above 2.5V, place a discrete Schottky diode (such as the



Figure 7. Transient Load Response of the LT3686 with Different Output Capacitors as the Load Current Is Stepped from 0.25A to 1A.  $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $L = 6.8\mu H$ , Frequency = 2MHz



BAT54) in parallel with the internal diode to reduce  $V_D$ . The following equations can be used to calculate and minimize boost capacitance in µF:

$$C_{B00ST} = \frac{0.065}{(V_{BD} + V_{CATCH} - V_{D} - 2.2) \bullet f}$$

 $V_D$  is the forward drop of the boost diode,  $V_{CATCH}$  is the forward drop of the catch diode (D1), and frequency is in MHz.

For lower output voltages the BD pin can be tied to an external voltage source with adequate local bypassing (Figure 8b). The above equations still apply for calculating the optimal boost capacitor for the chosen BD voltage. The absence of BD voltage during startup will increase minimum voltage to start and reduce efficiency. You must also be sure that the maximum voltage rating of BOOST pin is not exceeded. The BD pin can also be tied to  $V_{\text{IN}}$ (Figure 8c) but V<sub>IN</sub> will be limited to 25V and the active load circuit is automatically disabled.

The minimum operating voltage of an LT3686 application is limited by the undervoltage lockout (3.6V) and by the maximum duty cycle as outlined above. For proper start-up, the minimum input voltage is also limited by the boost circuit. If the input voltage is ramped slowly, or the



Figure 8.



3686f

LT3686 is turned on with its EN/UVLO pin when the output is already in regulation, then the boost capacitor may not be fully charged. Because the boost capacitor is charged with the energy stored in the inductor, the circuit will rely on some minimum load current to get the boost circuit running properly.

This minimum load will depend on the input and output voltages, and on the arrangement of the boost circuit. The minimum load generally goes to zero once the circuit has started. Figure 9 shows plots of minimum load to start and to run as a function of input voltage. In many cases



Figure 9a. Typical Minimum Input Voltage,  $V_{OUT}$  = 3.3V, f = 1MHz, L = 15 $\mu$ H, Mode < 0.4V



Figure 9c. Typical Minimum Input Voltage,  $V_{OUT}$  = 3.3V, f = 1MHz, L = 15 $\mu$ H, Mode > 0.8V

the discharged output capacitor will present a load to the switcher which will allow it to start. At light loads, the inductor current becomes discontinuous and the effective duty cycle can be very high. This reduces the minimum input voltage to approximately 400mV above  $V_{OUT}$ . At higher load currents, the inductor current is continuous and the duty cycle is limited by the maximum duty cycle, requiring a higher input voltage to maintain regulation.

As the LT3686 enters dropout, the boost capacitor voltage will be limited by  $V_{OUT}$ , which is fixed by the maximum duty cycle. If the boost capacitor's voltage during dropout falls



Figure 9b. Typical Minimum Input Voltage,  $V_{OUT} = 5V$ , f = 1MHz,  $L = 22\mu H$ , Mode < 0.4V



Figure 9d. Typical Minimum Input Voltage,  $V_{OUT} = 5V$ , f = 1MHz,  $L = 22\mu H$ , Mode > 0.8V



below the minimum voltage to sustain boosted operation (2.2V across the boost capacitor), the output voltage will fall suddenly to:

$$V_{OUT} = (V_{IN} - 2.2) \cdot DC_{MAX}$$

Figure 9 shows the minimum  $V_{IN}$  necessary to *sustain* boosted operation during dropout. Once  $V_{IN}$  drops below the *sustain* voltage,  $V_{IN}$  will need to reach the *start* voltage again to refresh the boost capacitor. The programmable undervoltage lockout (UVLO) function can be used to avoid operating unless  $V_{IN}$  is greater than the *start* voltage.

#### **Fixed Frequency at Light Load**

The LT3686 contains unique active load circuitry to allow for full frequency switching at very light loads. To enable the active load, tie the MODE pin to greater than 0.8V.

Typical fixed frequency nonsynchronous buck regulators skip pulses at light loads. With a fixed input voltage, as the load current decreases in discontinuous mode, the regulator is required to switch for shorter periods of time. When the required on time decreases below the typical minimum on time, the regulator skips one or more pulses so the effective average duty cycle is equal to the required duty cycle. This likelihood of entering pulse-skipping is exacerbated by the tendency for minimum on time to increase at very light loads. Pulse-skipping is undesirable because it causes unpredictable, sub-harmonic output ripple that can interfere with the operation of other sensitive components such as AM receivers and audio equipment.

The BD active load is designed to combat pulse-skipping by providing an operational regime between full frequency discontinuous and pulse-skipping modes.

The maximum  $V_{\text{IN}}$  before pulse-skipping in discontinuous mode is directly dependent on load current; as the load decreases, so does the pulse-skipping boundary. An artificial load on the output helps push the pulse-skipping boundary higher. The LT3686 achieves this goal by commanding the minimum load necessary to keep itself at full switching frequency, hence the circuitry is called an active load.

As the LT3686 approaches minimum on time in discontinuous mode, its power switch transitions smoothly into a fixed on time, fixed frequency open loop current source.

Instead of controlling switch current, the internal error amplifier servos the active load on the output via the BD pin to maintain output voltage regulation. The impact on efficiency is mitigated by pulling the minimum current necessary to keep switching at full frequency. The necessary BD load to maintain output regulation depends on  $V_{\text{IN}}$ , inductor size, and load current. As the necessary BD load increases beyond its 40mA limit, pulse-skipping mode will resume.

The BD active load circuitry is enabled when MODE tied high and disabled when MODE is tied low. Even when activated, the active load will shutdown when BD voltage exceeds either 5.2V or  $V_{\text{IN}}$  in an effort to minimize power dissipation and intelligently react to external configurations.

To address the startup concerns delineated in the BOOST and BD Pin Considerations section, the active load will assist startup by pulling maximum current (40mA) to charge the boost capacitor voltage in the absence of an adequate load. An internal power good circuit will disable the BD active load when  $V_{FB}$  reaches 0.7V. Figure 9 compares plots of minimum input voltage to start and run as a function of load current. In many cases the discharged output capacitor will present a load to the switcher which will allow it to start. The plots show the worst-case situation where  $V_{IN}$  is ramping very slowly.

The active load also activates to hasten the recharge of boost cap when operating beyond maximum duty cycle.

When not in use, the active load pulls no current.



Figure 10. Regions of Operation (5V<sub>OUT</sub>, 2MHz)

3686f



#### **Soft-Start**

The SS pin is used to soft-start the LT3686, eliminating input current surge during start-up. It can also be used to track another voltage in the system (Figure 11).

An internal  $2\mu A$  current source charges an external softstart capacitor to generate a voltage ramp. FB voltage is regulated to the voltage at the SS pin until it exceeds 0.8V, FB is then regulated to the reference 0.8V. Soft-start also reduces the oscillator frequency to avoid hitting current limit during start-up. Figure 12 shows the start-up waveforms with and without the soft-start circuit.



Figure 11. LT3686 Configured to Track Voltage on SS Pin



Figure 12. To Soft Start the LT3686, Add a Capacitor to the SS Pin



#### **Short and Reverse Protection**

If the inductor is chosen so that it won't saturate excessively, the LT3686 will tolerate a shorted output. When operating in short-circuit condition, the LT3686 will reduce its frequency until the valley current is 1.7A (Figure 13). There is another situation to consider in systems where the output will be held high when the input to the LT3686 is absent. This may occur in battery charging applications or in battery backup systems where a battery or some other supply is diode OR-ed with the LT3686's output. If the  $V_{IN}$  pin is allowed to float and the EN/UVLO pin is held high (either by a logic signal or because it is tied to  $V_{IN}$ ), then the LT3686's internal circuitry will pull its guiescent current through its SW pin. This is fine if your system can tolerate a few mA in this state. If you ground the EN/UVLO pin, the SW pin current will drop to essentially zero. However, if the V<sub>IN</sub> pin is grounded while the output is held high, then parasitic diodes inside the LT3686 can pull large currents from the output through the SW pin and the  $V_{\text{IN}}$  pin. Figure 14 shows a circuit that will run only when the input voltage is present and that protects against a shorted or reversed input.

#### **Hot Plugging Safely**

The small size, robustness and low impedance of ceramic capacitors make them an attractive option for the input bypass capacitor of LT3686 circuits. However, these capacitors can cause problems if the LT3686 are plugged into a live supply (see Linear Technology Application Note 88 for a complete discussion). The low loss ceramic capacitor combined with stray inductance in series with the power source forms an underdamped tank circuit, and the voltage at the  $V_{\rm IN}$  pin of the LT3686 can ring to twice the nominal input voltage, possibly exceeding the LT3686's rating and damaging the part. If the input supply is poorly controlled or the user will be plugging the LT3686 into an



Figure 13. The LT3686 Reduces its Frequency from 2MHz to 160kHz to Protect Against Shorted Output



Figure 14. Input Diode Prevents a Shorted Input from Discharging a Backup Battery Tied to the Output; it Also Protects the Circuit from a Reversed Input. The LT3686 Runs Only When the Input is Present

energized supply, the input network should be designed to prevent this overshoot. Figure 15 shows the waveforms that result when an LT3686 circuit is connected to a 24V supply through six feet of 24-gauge twisted pair. The first plot is the response with a  $2.2\mu F$  ceramic capacitor at the input. The input voltage rings as high as 35V and the input current peaks at 20A. One method of damping the tank circuit is to add another capacitor with a series resistor to the circuit. In Figure 15b an aluminum electrolytic capacitor has been added. This capacitor's high equivalent series resistance damps the circuit and eliminates the voltage

overshoot. The extra capacitor improves low frequency ripple filtering and can slightly improve the efficiency of the circuit, though it is likely to be the largest component in the circuit. An alternative solution is shown in Figure 15c. A  $1\Omega$  resistor is added in series with the input to eliminate the voltage overshoot (it also reduces the peak input current). A  $0.1\mu F$  capacitor improves high frequency filtering. This solution is smaller and less expensive than the electrolytic capacitor. For high input voltages its impact on efficiency is minor, reducing efficiency less than one half percent for a 5V output at full load operating from 24V.



Figure 15. A Well Chosen Input Network Prevents Input Voltage Overshoot and Ensures Reliable Operation When the LT3686 Is Connected to a Live Supply

#### **Frequency Compensation**

The LT3686 uses current mode control to regulate the output. This simplifies loop compensation. In particular, the LT3686 does not require the ESR of the output capacitor for stability allowing the use of ceramic capacitors to achieve low output ripple and small circuit size. Figure 16 shows an equivalent circuit for the LT3686 control loop. The error amp is a transconductance amplifier with finite output impedance. The power section, consisting of the modulator, power switch and inductor, is modeled as a transconductance amplifier generating an output current proportional to the voltage at the  $V_{\rm C}$  node. Note that the output capacitor integrates this current, and that the capacitor on the  $V_{\rm C}$  node ( $C_{\rm C}$ ) integrates the error amplifier output current, resulting in two poles in the loop.  $R_{\rm C}$  provides a zero. With the recommended output capacitor, the loop

crossover occurs above the R<sub>C</sub>C<sub>C</sub> zero. This simple model works well as long as the value of the inductor is not too high and the loop crossover frequency is much lower than the switching frequency. With a larger ceramic capacitor (very low ESR), crossover may be lower and a phase lead capacitor (CPL) across the feedback divider may improve the phase margin and transient response. Large electrolytic capacitors may have an ESR large enough to create an additional zero, and the phase lead may not be necessary. If the output capacitor is different than the recommended capacitor, stability should be checked across all operating conditions, including load current, input voltage and temperature. The LT1375 data sheet contains a more thorough discussion of loop compensation and describes how to test the stability using a transient load.



Figure 16. Model for Loop Response

#### **PCB** Layout

For proper operation and minimum EMI, care must be taken during printed circuit board layout. Figure 17 shows the recommended component placement with trace, ground plane and via locations. Note that large, switched currents flow in the LT3686's V<sub>IN</sub> and SW pins, the catch diode (D1) and the input capacitor (C2). The loop formed by these components should be as small as possible and tied to system ground in only one place. These components, along with the inductor and output capacitor, should be placed on the same side of the circuit board, and their connections should be made on that layer. Place a local, unbroken ground plane below these components, and tie this ground plane to system ground at one location, ideally at the ground terminal of the output capacitor C1.

The SW and BOOST nodes should be as small as possible. Finally, keep the FB node small so that the ground pin and ground traces will shield it from the SW and BOOST nodes. Include vias near the exposed GND pad of the LT3686 to help remove heat from the LT3686 to the ground plane.

#### **High Temperature Considerations**

The die temperature of the LT3686 must be lower than the maximum rating of 125°C. For high ambient temperatures, care should be taken in the layout of the circuit to ensure good heat sinking of the LT3686. The maximum load current should be derated as the ambient temperature approaches the maximum allowed junction temperature.



Figure 17. PCB Layout

The die temperature is calculated by multiplying the LT3686 power dissipation by the thermal resistance from junction to ambient. Power dissipation within the LT3686 can be estimated by calculating the total power loss from an efficiency measurement and subtracting the catch diode loss. The resulting temperature rise at full load is nearly independent of input voltage. Thermal resistance depends on the layout of the circuit board, but 43°C/W is typical for the (3mm × 3mm) DFN package.

#### **Outputs Greater Than 19V**

Note that for outputs above 19V, the input voltage range will be limited by the maximum rating of the BOOST pin. The sum of input and output voltages cannot exceed the

BOOST pin's 50V rating. The 25V circuit (Figure 18) shows how to overcome this limitation using an additional Zener diode.

#### Other Linear Technology Publications

Application Notes 19, 35 and 44 contain more detailed descriptions and design information for Buck regulators and other switching regulators. The LT1376 data sheet has a more extensive discussion of output ripple, loop compensation and stability testing. Design Note 100 shows how to generate a bipolar output supply using a buck regulator.



Figure 18. 25V Step-Down Converter

### TYPICAL APPLICATIONS

### 0.8V Step-Down Converter



#### 3.3V Step-Down Converter



#### 1.8V Step-Down Converter





### TYPICAL APPLICATIONS

#### 3.3V Step-Down Converter with Programmed UVLO



#### 2.5V Step-Down Converter



#### **5V Step-Down Converter**



LINEAR

#### PACKAGE DESCRIPTION

#### **DD Package** 10-Lead Plastic DFN (3mm × 3mm)

(Reference LTC DWG # 05-08-1699 Rev B)







<-- 0.50 BSC 2.38 ±0.10 (2 SIDES) BOTTOM VIEW—EXPOSED PAD

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WEED-2). CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT

0.00 - 0.05

- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



### **RELATED PARTS**

| $P_{OUT(MIN)} = 0.8V$ , $I_Q = 75\mu A$ , $I_{SD} < 1\mu A$ ,<br>= $75\mu A$ , $I_{SD} < 1\mu A$ , 12-Pin 3mm × 3mm<br>$I_Q = 2.5\mu A$ , $I_{SD} < 1\mu A$ , 10-Pin ckages |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>Q</sub> = 2.5μA, I <sub>SD</sub> <1μA, 10-Pin                                                                                                                        |
|                                                                                                                                                                             |
|                                                                                                                                                                             |
| I <sub>Q</sub> = 70μA, I <sub>SD</sub> <1μA, 10-Pin<br>kages                                                                                                                |
| l <sub>Q</sub> = 70μA, l <sub>SD</sub> <1μA, 10-Pin<br>kages                                                                                                                |
| I <sub>Q</sub> = 50μA, I <sub>SD</sub> <1μA, 10-Pin<br>ckages                                                                                                               |
| I <sub>Q</sub> = 850μA, I <sub>SD</sub> <1μA, 10-Pin<br>kages                                                                                                               |
| <sub>Q</sub> = 4.6mA, I <sub>SD</sub> = 1μA, 24-Pin<br>ckages                                                                                                               |
| $I_Q = 2\text{mA}$ , $I_{SD} = 2\mu\text{A}$ , 8-Pin ages                                                                                                                   |
| <sub>Q</sub> = 2.5mA, I <sub>SD</sub> <10μA, 10-Pin                                                                                                                         |
| = 7mA, I <sub>SD</sub> = 1μA, 38-Pin 5mm × 7mm                                                                                                                              |
| l <sub>Q</sub> = 100μA, I <sub>SD</sub> <1μA, 10-Pin<br>ckages                                                                                                              |
| <sub>Ω</sub> = 100μA, I <sub>SD</sub> <1μA, 16-Pin TSSOP                                                                                                                    |
| <sub>Ω</sub> = 100μA, I <sub>SD</sub> <1μA, 16-Pin TSSOP                                                                                                                    |
| = 1.9mA, $I_{SD}$ <1 $\mu$ A, 8-Pin MS Package                                                                                                                              |
| <sub>Q</sub> = 1.9mA, I <sub>SD</sub> <1μA, 6-Pin                                                                                                                           |
| $_{\Omega}$ = 2.5mA, $I_{SD}$ = 25 $\mu$ A, 16-Pin TSSOP                                                                                                                    |
|                                                                                                                                                                             |

Burst Mode is a registered trademark of Linear Technology Corporation.